Manufacturer | Xilinx® |
Series | XC5200 |
Packaging | Bulk |
Manufacturer | Xilinx® |
Mounting Type | Surface Mount |
Number of I/ O | 81 |
Package / Case | 100-TQFP |
Product Status | Active |
Number of Gates | 6000 |
Voltage - Supply | 4.75V ~ 5.25V |
Operating Temperature | -40°C ~ 100°C (TJ) |
Supplier Device Package | 100-VQFP (14x14) |
Number of L A Bs/ C L Bs | 120 |
Integrated Circuits (ICs) | Embedded - FPGAs (Field Programmable Gate Array) |
Number of Logic Elements/ Cells | 480 |
The XC5204-6VQ100I Field-Programmable Gate Array Family is engineered to deliver low cost. Building on experiences gained with three previous successful SRAM FPGA families, the XC5204-6VQ100I family brings a robust feature set to programmable logic design. The VersaBlock logic module, the VersaRing I/O interface, and a rich hierarchy of interconnect resources combine to enhance design flexibility and reduce time-to-market. Complete support for the XC5204-6VQ100I family is delivered through the familiar Xilinx software environment. The XC5204-6VQ100I family is fully supported on popular workstation and PC platforms. Popular design entry methods are fully supported, including ABEL, schematic capture, VHDL, and Verilog HDL synthesis. Designers utilizing logic synthesis can use their existing tools to design with the XC5204-6VQ100I devices.
• Low-cost, register/latch rich, SRAM based reprogrammable architecture
- 0.5µm three-layer metal CMOS process technology
- 256 to 1936 logic cells (3,000 to 23,000 “gates”)
- Price competitive with Gate Arrays
• System Level Features
- System performance beyond 50 MHz
- 6 levels of interconnect hierarchy
- VersaRing I/O Interface for pin-locking
- Dedicated carry logic for high-speed arithmetic functions
- Cascade chain for wide input functions
- Built-in IEEE 1149.1 JTAG boundary scan test circuitry on all I/O pins
- Internal 3-state bussing capability
- Four dedicated low-skew clock or signal distribution nets
• Versatile I/O and Packaging
- Innovative VersaRing I/O interface provides a high logic cell to I/O ratio, with up to 244 I/O signals
- Programmable output slew-rate control maximizes performance and reduces noise
- Zero Flip-Flop hold time for input registers simplifies system timing
- Independent Output Enables for external bussing