Manufacturer | INTEL/ALTERA |
Mounting Type | Surface Mount |
Number of I/O | 455 |
Package / Case | 672-BGA |
Product Status | Active |
Total RAM Bits | 1944576 |
Number of Gates | - |
Voltage - Supply | 1.425V ~ 1.575V |
Number of LABs/CLBs | 2566 |
Operating Temperature | 0°C ~ 85°C (TJ) |
Supplier Device Package | 672-FBGA (27x27) |
Number of Logic Elements/Cells | 25660 |
Stratix GX EP1SGX25CF672C7N devices combine highly advanced 3.1875-gigabit-per-second (Gbps) four-channel gigabit transceiver blocks with one of the industry’s most advanced FPGA architectures. Stratix GX devices are manufactured on a 1.5-V, 0.13-µm, all-layer copper CMOS process technology with 1.5- V PCML I/O standard support.
Historically, designers have used high-speed transceivers in strictly structured, line-side applications. Now, with the new gigabit transceiver blocks embedded in FPGAs, you can use transceivers in a host of new systems that require flexibility, increased time-to-market, high performance, and top-of-the-line features.
Stratix GX EP1SGX25CF672C7N devices are organized into four-channel blocks with four 3.1875 Gbps full-duplex channels per block and up to 20 channels (in five blocks) per device.
The INTEL FPGA - Field Programmable Gate Array series EP1SGX25CF672C7N is FPGA - Field Programmable Gate Array FPGA - Stratix I GX 2566 LABs 455 IOs, View Substitutes & Alternatives along with datasheets, stock, pricing from Authorized Distributors at bitfoic.com, and you can also search for other FPGAs products.Each self-contained Stratix GX gigabit transceiver
block supports a variety of embedded functions and does the following:
■ Supports frequencies from 500 megabits per second (Mbps) to 3.1875 Gbps
■ Integrates serializer/deserializer (SERDES), clock data recovery (CDR), word aligner, channel aligner, rate matcher, 8B/10B encoder/decoder, byte serializer/deserializer, and phase compensation first-in first-out (FIFO) modules
■ Supports flexible reference clock generation capabilities, including a dedicated transmitter phase-locked loop (PLL) and four receiver PLLs per gigabit transceiver block
■ Supports programmable pre-emphasis, equalization, and programmable VOD settings in I/O buffers, and dynamic reprogrammability for each of these features
■ Implements XAUI physical media attachment (PMA) and physical coding sublayer (PCS) functionality for 10GBASE-X systems
■ Provides built-in Gigabit Ethernet (GigE) physical coding sublayer functionality
■ Provides individual transmitter and receiver power-down capability for reduced power consumption during non-operation
■ Includes built-in self test (BIST) capability, including embedded Pseudo Random Binary Sequence (PRBS) pattern generation and verification
■ Includes three independent loopback paths for system verification