Manufacturer | Microsemi Corporation |
Mounting Type | Surface Mount |
Number of I/O | 147 |
Package / Case | 208-BFQFP |
Product Status | Obsolete |
Total RAM Bits | 110592 |
Number of Gates | 600000 |
Voltage - Supply | 1.425V ~ 1.575V |
Number of LABs/CLBs | - |
Operating Temperature | 0°C ~ 85°C (TJ) |
Supplier Device Package | 208-PQFP (28x28) |
Number of Logic Elements/Cells | - |
ProASIC3E, the third-generation family of Microsemi flash FPGAs, offers performance, density, and features beyond those of the ProASIC PLUS family. Nonvolatile flash technology gives A3PE600-PQG208 device the advantage of being a secure, low power, single-chip solution that is Instant On. ProASIC3E is reprogrammable and offers time-to-market benefits at an ASIC-level unit cost. These features enable designers to create high-density systems using existing ASIC or FPGA design flows and tools.
The A3PE600-PQG208 device offers 1 kbit of on-chip, programmable, nonvolatile FlashROM storage as well as clock conditioning circuitry based on six integrated phase-locked loops (PLLs). A3PE600-PQG208 device has up to three million system gates, supported with up to 504 kbits of true dual-port SRAM and up to 620 user I/Os.
Several ProASIC3E devices support the Cortex-M1 soft IP cores, and the ARM-Enabled devices have Microsemi ordering numbers that begin with M1A3PE.
The Microsemi FPGA - Field Programmable Gate Array series A3PE600-PQG208 is ProASIC3 Flash FPGA 600K System Gates,FPGA - Field Programmable Gate Array 600K System Gates, View Substitutes & Alternatives along with datasheets, stock, pricing from Authorized Distributors at bitfoic.com, and you can also search for other FPGAs products.High Capacity
• 600 k to 3 Million System Gates
• 108 to 504 kbits of True Dual-Port SRAM
• Up to 620 User I/Os
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS Process
• Instant On Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
On-Chip User Nonvolatile Memory
• 1 kbit of FlashROM with Synchronous Interfacing
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• ISP Using On-Chip 128-Bit Advanced Encryption Standard (AES) Decryption via JTAG (IEEE 1532–compliant)
• FlashLock Designed to Secure FPGA Contents
Low Power
• Core Voltage for Low Power
• Support for 1.5-V-Only Systems
• Low-Impedance Flash Switches
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
• Ultra-Fast Local and Long-Line Network
• Enhanced High-Speed, Very-Long-Line Network
• High-Performance, Low-Skew Global Network
• Architecture Supports Ultra-High Utilization